Draft
Conversation
This file contains hidden or bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Sign up for free
to join this conversation on GitHub.
Already have an account?
Sign in to comment
Add this suggestion to a batch that can be applied as a single commit.This suggestion is invalid because no changes were made to the code.Suggestions cannot be applied while the pull request is closed.Suggestions cannot be applied while viewing a subset of changes.Only one suggestion per line can be applied in a batch.Add this suggestion to a batch that can be applied as a single commit.Applying suggestions on deleted lines is not supported.You must change the existing code in this line in order to create a valid suggestion.Outdated suggestions cannot be applied.This suggestion has been applied or marked resolved.Suggestions cannot be applied from pending reviews.Suggestions cannot be applied on multi-line comments.Suggestions cannot be applied while the pull request is queued to merge.Suggestion cannot be applied right now. Please check back later.
Description & Motivation
Sometimes it is desirable to be able to have multiple implementations of a module, one with ROHD and one with SystemVerilog, and reuse the same testbench for both. Currently, you need to point to
ExternalSystemVerilogModule, which is a base type, which makes it annoying and inconvenient for that type of testbench setup.This PR introduces an ability to conditionally enable cosim on a module, as well as point to any
Modulewith aSystemVerilogmixin applied.Related Issue(s)
Fix #43
Testing
TODO: need to add more testing for this
Backwards-compatibility
No
Documentation
TODO: Yes, we should include some examples and documentation for this approach.